Physical Design Technical Leader/Manager

3 weeks ago


Singapur, Singapore Bitdeer (NASDAQ: BTDR) Full time

Physical Design Technical Leader/Manager Join to apply for the Physical Design Technical Leader/Manager role at Bitdeer (NASDAQ: BTDR) Physical Design Technical Leader/Manager 1 day ago Be among the first 25 applicants Join to apply for the Physical Design Technical Leader/Manager role at Bitdeer (NASDAQ: BTDR) Get AI-powered advice on this job and more exclusive features. About BitdeerBitdeer Technologies Group (Nasdaq: BTDR) is a world-leading technology company for Bitcoin mining. Bitdeer is committed to providing comprehensive computing solutions for its customers. The Company handles complex processes involved in computing such as equipment procurement, transport logistics, datacenter design and construction, equipment management, and daily operations. The Company also offers advanced cloud capabilities to customers with high demand for artificial intelligence. Headquartered in Singapore, Bitdeer has deployed datacenters in the United States, Norway, and Bhutan. About BitdeerBitdeer Technologies Group (Nasdaq: BTDR) is a world-leading technology company for Bitcoin mining. Bitdeer is committed to providing comprehensive computing solutions for its customers. The Company handles complex processes involved in computing such as equipment procurement, transport logistics, datacenter design and construction, equipment management, and daily operations. The Company also offers advanced cloud capabilities to customers with high demand for artificial intelligence. Headquartered in Singapore, Bitdeer has deployed datacenters in the United States, Norway, and Bhutan.What You Will Be Responsible ForLeading the technical execution of logic synthesis and design optimization for AI-focused compute architectures, including TPUs, NPUs, and custom accelerators. Driving optimization of high-speed arithmetic structures such as MAC arrays, SIMD engines, and systolic arrays for AI workloads. Providing hands-on expertise in STA, constraint development, and clock tree synthesis (CTS) to meet timing goals across complex multi-clock domains and high-frequency data paths. Applying advanced low-power design techniques (e.g., clock/power gating, dynamic voltage scaling) to reduce energy consumption in AI chip designs. Defining memory hierarchy strategies (SRAM, DRAM interfaces, cache subsystems) to support AI performance and efficiency. Collaborating with DFT teams to support scan insertion, MBIST, and JTAG integration while ensuring clean handoff for physical implementation. Partnering closely with physical design teams to resolve congestion, meet timing, and provide physical-aware synthesis and design constraints tailored to AI architectures (e.g., NoCs, high-speed interconnects). Leading the formal verification and equivalence checking process to ensure functional accuracy between RTL and synthesized netlists. Acting as a technical mentor and go-to expert for synthesis, timing closure, and power optimization, providing guidance and technical reviews across engineering teams. What Will Help You ThriveBachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field. 8 years of hands-on experience in ASIC design, with a strong focus on synthesis, STA, and power optimization for complex SoCs or AI accelerators. Solid understanding of RTL-to-GDSII flows and hands-on experience with EDA tools such as Synopsys Design Compiler, Cadence Genus, PrimeTime, and Innovus. Expertise in managing multi-clock domain designs, advanced timing closure techniques, and low-power methodologies (e.g., UPF, DVFS). Familiarity with AI-specific architectures, including NoC design (mesh, torus, AXI), memory optimization (HBM, SRAM), and chiplet-based packaging (2.5D/3D integration). Proficiency in RTL coding (Verilog/SystemVerilog) and scripting (TCL, Python, Perl, Shell) for automation. Strong collaboration and problem-solving skills, with the ability to lead complex technical discussions and resolve design bottlenecks effectively. What You’ll Experience With UsA culture that embraces authenticity, innovation, and diversity of thought. A startup environment that encourages openness, curiosity, and bold ideas. Opportunities to work on cutting-edge hardware for the digital asset and AI industries. High-impact contributions on strategic projects that shape the future of AI compute. Autonomy, personal accountability, and accelerated learning in a fast-moving environment. Attractive benefits and access to mentorship, technical training, and career development resources. Bitdeer is committed to providing equal employment opportunities in accordance with country, state, and local laws. Bitdeer does not discriminate against employees or applicants based on conditions such as race, colour, gender identity and/or expression, sexual orientation, marital and/or parental status, religion, political opinion, nationality, ethnic background or social origin, social status, disability, age, indigenous status, and union. Seniority level Seniority level Mid-Senior level Employment type Employment type Full-time Job function Job function Engineering and Information Technology Industries Software Development Referrals increase your chances of interviewing at Bitdeer (NASDAQ: BTDR) by 2x Sign in to set job alerts for “Physical Design Manager” roles. Customer Engineering Principal Engineer/Technical Manager Manager - Commodity Trading Data & AI Engineering Engineering Manager, Managed Agencies (NEA) Discipline Manager (Functional Engineering Manager) Discipline Manager (Functional Engineering Manager) We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI. #J-18808-Ljbffr



  • Singapur, Singapore BITSILICA PTE. LTD. Full time

    Physical Design Engineer Experience: 3+ Years Salary Range: SGD Skills & Technical Expertise Required: Netlist to GDSII at block level, Subsystem Level and at Full chip. Worked on multiple tapeouts on Netlist to GDSII Hierarchical partitioning and budgeting of block-level subsystems. Implementation of high performance (HP) cores, low power designs Node...


  • Singapur, Singapore ByteDance Full time

    Responsibilities Team IntroductionThe Silicon Platform Team acts as the core R&D middleware group for chip development within the company. The team covers the full spectrum of the chip design flow, including Logic Synthesis, Design for Testability (DFT), Backend Design, Physical and STA (Static Timing Analysis) Signoff, as well as Power Integrity, IR drop,...

  • Design Director

    2 weeks ago


    Singapur, Singapore mustard | B Corp™ Full time

    Principal Consultant | APAC | Recruitment for Design, Architecture & Construction Here is a chance to work for an International Design practice with a reputable portfolio across the Hospitality sector covering multiple markets in Asia. Creative Design Leader / Design Director Mustard is partnering with a client looking for an experienced Creative Design...

  • Interior Designer

    2 weeks ago


    Singapur, Singapore E3 Design Full time

    Job Description Lead Design projects, develop design concepts and manage design delivery Prepare submission drawings on time and based on requirements, given information, and technical knowledge. Collaborate with clients to understand their design requirements, preferences, and budget. Develop creative and innovative interior design concepts that align with...


  • Singapur, Singapore UX and Design Full time

    Get to Know the Team You will join the senior leadership team at Grab Design, you will work with veteran design leaders and Product, Analytics, and Engineering teams across all vertical product teams. Our mission is to create world-class, user-centric experiences that connect consumers with entrepreneurs across the region. We are dedicated to understanding...


  • Singapur, Singapore VOICE THE WAY PTE. LTD. Full time

    Job Description: Lead physical implementation at both block and top levels, including floorplanning, placement, clock tree synthesis (CTS), and routing; Drive timing closure, formal verification, low-power analysis, and power optimization; Perform IR drop and electromigration (EM) analysis, as well as physical verification including DRC, LVS, and ESD checks;...


  • Singapur, Singapore MaxLinear Full time

    Principal Physical Design Engineer – SoC Middle‑End (RTL2NETLIST) Responsibilities Perform design synthesis with Synopsys/Cadence toolset, with full knowledge and understanding of functional constraints Create timing constraints for functional, DFT modes for synthesis/STA by working closely with Design and DFT Engineers STA/timing closure Write low power...


  • Singapur, Singapore Google Full time

    Principal Architect, Physical AI and Robotics Join to apply for the Principal Architect, Physical AI and Robotics role at Google Principal Architect, Physical AI and Robotics Join to apply for the Principal Architect, Physical AI and Robotics role at Google Get AI-powered advice on this job and more exclusive features. Google will be prioritizing applicants...


  • Singapur, Singapore Nanyang Technological University Singapore Full time

    Join to apply for the Professor of Physics (Tenured) role at Nanyang Technological University Singapore Continue with Google Continue with Google 8 months ago Be among the first 25 applicants Join to apply for the Professor of Physics (Tenured) role at Nanyang Technological University Singapore School of Physical and Mathematical SciencesNanyang...


  • Singapur, Singapore Nanyang Technological University Singapore Full time

    Join to apply for the Professor (Tenured) in Physics role at Nanyang Technological University Singapore 10 months ago Be among the first 25 applicants Join to apply for the Professor (Tenured) in Physics role at Nanyang Technological University Singapore Get AI-powered advice on this job and more exclusive features. School of Physical and Mathematical...