Senior Staff/Staff Design Verification Engineer

3 days ago


Singapore Silicon Labs Full time $120,000 - $180,000 per year

Silicon Labs (NASDAQ: SLAB) is the leading innovator in low-power wireless connectivity, building embedded technology that connects devices and improves lives. Merging cutting-edge technology into the world's most highly integrated SoCs, Silicon Labs provides device makers the solutions, support, and ecosystems needed to create advanced edge connectivity applications. Headquartered in Austin, Texas, Silicon Labs has operations in over 16 countries and is the trusted partner for innovative solutions in the smart home, industrial IoT, and smart cities markets. Learn more at 

Meet the Team

The IoT Digital team is a state-of-art IC design team focused on producing world-class Wireless MCU SoCs. The architecture specification, design, verification, and implementation of the Wireless MCU SoCs is the responsibility of the IoT Digital team. These SoCs include an embedded CPU system with analog and digital peripherals, advanced security, state-of-the-art power management, and best-in-class radios to support a wide range of wireless IoT applications and standards.

As a Design Verification Engineer, you will be responsible for ensuring the correctness and functionality of complex digital designs, particularly those involving analog and mixed-signal components. Your expertise in cosimulation will play a crucial role in verifying interactions between digital and analog blocks. Below are the key responsibilities and qualifications for this role:

Duties & Responsibilities:

  • Digital AMS Cosimulation:

  • Develop and maintain a cosimulation environment that allows seamless verification between digital RTL (Register Transfer Level) modules and analog/mixed-signal models (SV, Verilog A, VAMS, C/C++) or spices netlist.  

  • Verify interactions, data exchange, and communication between these different representations of the design.

  • Testbench Development:

  • Create System Verilog-based VMM/UVM test benches for digital components.

  • Specify testbench requirements and coverage plans.

  • Implement constrained-random sequences, agents, and environments using UVM.

  • Complex Verification Environments:

  • Build and maintain complex and reusable verification environments using methodologies such as UVM and SystemVerilog (SV).

  • Write comprehensive test plans and create test benches to execute those plans.

  • Analyze coverage metrics, identify, and address test bench gaps, and run regressions.

  • File bug reports as needed.

Qualifications:

Education: A relevant degree, such as a Master's or Bachelor's Degree in Computer Science, Electrical Engineering, Computer Engineering, or related fields.

Skills:

  • Proficiency in System Verilog,  Assertion-based Formal Verification and UVM.

  • Familiarity with Verilog, Verilog A, C, and TCL

  • Knowledge of industry-standard interfaces.

  • Tools proficiency in Xcelium, Spectre, Questasim, Symphony

  • Scripting skills in languages like Python or Perl is a plus

Experience:

Ideally, 10-15 years of industry experience.

Benefits & Perks:
You can look forward to the following benefits:

  • Employee Stock Purchase Plan (ESPP)

  • Insurance plans with Outpatient cover

  • Flexible work policy

#LI-Hybrid

#LI-DK1

Silicon Labs is an equal opportunity employer and values the diversity of our employees. Employment decisions are made on the basis of qualifications and job-related criteria without regard to race, religion, color, national origin, gender, sexual orientation, age, marital status, veteran status, or disability status, or any other characteristic protected by applicable law.



  • Singapore OMNIVISION Full time

    Job Title (Sr./Staff) Design Verification Engineer at OMNIVISION Description As a design verification engineer, you will be part of a passionate verification team that develops and deploys state-of-the-art verification methodologies for complex designs. Your goal is to achieve zero-defect verification using advanced techniques such as UVM, C/C++...


  • Singapore Silicon Labs Careers Full time

    - Meet the Team As Senior Staff Verification Engineer, you will be working closely with the IC Design, System, and Architecture teams to develop and execute the verification plan for the next generation of IoT chips. **Responsibilities**: - Block and IP Verification- Block-level verification to validate block performance and adherence to requirements-...


  • Singapore OmniVision Technologies Singapore Pte. Ltd. Full time

    About the job (Sr./Staff) Design Verification Engineer Position Overview: As design verification engineer, you would be part of a passionate verification team that is constantly pushing the limits developing and deploying state-of-the-art verification methodologies in ever-increasing design complexities, from UVM, C/C++ co-simulation, system emulation to...


  • Singapore WILSONHCG SINGAPORE PTE. LTD. Full time

    **Title**:Senior Staff Design Verification Engineer(SoC) **Location**:Singapore **About the role**: Our client is a global Precision Semiconductor Manufacturing business. They are market leaders in the development of ultra-low-power semiconductor solutions globally. The company aims to pushin the boundaries of energy efficiency and enabling a new...


  • Singapore Infineon Technologies Full time

    Looking for a new challenge? We are hiring for a Staff/ Senior Staff Engineer - Chip Verification to execute SoC verification tasks and work closely with team members to review and understand the relevant functional and safety-related requirements. In your new role you will: - Execute **S **oC verification tasks **and work closely with team members **to...


  • Singapore Ambiq Full time

    **Company Overview**: **Staff Engineer - Design Verification** **Responsibilities**: **Specific Responsibilities**: - Must have participated in all phases of chip development, from creating test plans, creating testbench environment (SV/UVM), integrate VIP's, automate test env for randomized testing and score boarding. - Utilize UVM to create drivers,...


  • Central Singapore Ambiq Micro Full time

    **Company Overview**: **Staff Engineer - Design Verification** **Responsibilities**: **Specific Responsibilities**: - Must have participated in all phases of chip development, from creating test plans, creating testbench environment (SV/UVM), integrate VIP’s, automate test env for randomized testing and score boarding. - Utilize UVM to create drivers,...


  • Central Singapore Ambiq Micro Full time

    Singapore, Central, Singapore **Company Overview**: **Staff Engineer - Design Verification**: **Responsibilities**: **Specific Responsibilities**: - Must have participated in all phases of chip development, from creating test plans, creating testbench environment (SV/UVM), integrate VIP’s, automate test env for randomized testing and score boarding. -...


  • Singapore XINPAL PTE. LTD. Full time

    **Responsibilities** - Develop detailed verification plans based on design specifications and architectural requirements. - Create and maintain testbenches for complex digital designs using SystemVerilog and UVM (Universal Verification Methodology). - Write, debug, and execute test cases to verify functionality, performance, and power consumption of our SoC...


  • Singapore Silicon Labs Full time

    Silicon Labs (NASDAQ: SLAB) is the leading innovator in low-power wireless connectivity, building embedded technology that connects devices and improves lives. Merging cutting-edge technology into the world's most highly integrated SoCs, Silicon Labs provides device makers the solutions, support, and ecosystems needed to create advanced edge connectivity...