Senior Layout Engineer
1 week ago
About Marvell
Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
We are looking for a Senior Analog Layout Engineer to contribute to the development of High-Speed Connectivity, Broadband Analog and Computing/Storage-Memory Data-Transport products (including functional blocks such as high-speed digital, multi-GHz ADC/DAC, PLL/DLL serial and parallel I/O, and clock generation/distribution for custom ICs). The candidate must have a proven record of laying out high-performance analog circuits in state-of-the-art CMOS process technologies, successfully performed top-level integrations, and placed products into volume production multiple times.What You Can Expect
- Own a chip/macro layout.
- Own the overall project schedule, leveraging the design lead and layout manager as needed.
- Work effectively with various groups including layout, design, backend, frontend, ESD, packaging, CAD, etc. Represent layout within the project cross-function team with leading a team, including remote design teams
- Help implement project specific guidelines and ensure team-members follow them.
- Contribute to overall team through tool testing, script development, flow documentation, training, etc.
- Keep abreast of technology and tool developments and bring new ideas to the team.
What We're Looking For
- Bachelor's or Master's degree in Computer Science, Electrical Engineering or related fields and at least 5+ years of related professional experience.
- Deep understanding of layout methodology from initial chip planning to tape-out.
- Deep understanding parasitic optimizing in layout
- Experiences in advanced process technology and Fin-FET is preferable.
- Have a high level of proficiency in interpretation of CALIBRE DRC, ERC, LVS, etc. reports.
- Have a high-level proficiency/knowledge of Synopsys or CADENCE layout entry tools.
- Programming skills in any of the following are a plus: Skill or Ample or Perl, etc.
- Strong technical and analytical background, problem solving skills, etc.
- Fluent in English
- Team player
Additional Compensation and Benefit Elements
With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We're dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it's like to work at Marvell, visit our Careers page.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
Interview Integrity
As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.
Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.
This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.
#LI-MN1-
Senior Engineer, Deg Layout
1 week ago
Singapore Micron Full time**Our vision is to transform how the world uses information to enrich life for all.** Join an inclusive team passionate about one thing: using their expertise in the relentless pursuit of innovation for customers and partners. The solutions we build help make everything from virtual reality experiences to breakthroughs in neural networks possible. We do it...
-
Layout Engineer
2 weeks ago
Singapore CURIOUS TEK PTE. LTD. Full time**Responsibilities**: - Develop digital and analog layout in various technologies (e.g., CMOS ) - Layout analog circuits and IO circuits - Analyse and rectify layout verification issues - Support the front-end team for System-on-Chip (SoC) integration **Requirements**: - Possess at least a bachelor’s degree or equivalent in Electrical & Electronic...
-
Layout Engineer
2 weeks ago
Singapore JL SEMI SINGAPORE PTE. LTD. Full timeJL Semi is pushing the boundary of automotive and industry Ethernet technology. Innovations in silicon architecture & design coupled with advance process nodes, our products deliver industry leading performance in range, resilience and power consumption. Located in the heart of Asia's high-tech hubs - Shanghai, Shenzhen and Singapore - we are looking for...
-
Senior Ic Layout Engineers
2 weeks ago
Singapore ADVINNO TECHNOLOGIES PTE. LTD. Full time1. Work with IC Design engineer to design and layout custom analog and mixed-signal circuits from sub-blocks to top-level integration 2. Perform physical design verifications (LVS/DRC/ERC) 3. Collaborate with IC Design engineers to optimize layout implementation for better power, performance and area 4. Responsible for full-chip physical verification...
-
Senior Staff Engineer, Analog Layout
23 hours ago
SG - Singapore - Irving Road 21 MAPL Full time $120,000 - $180,000 per yearAbout MarvellMarvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries,...
-
Analog Layout Engineer
23 hours ago
Singapore, Buona Vista, Uni Connect Full time $90,000 - $120,000 per yearImplement and integrate IC layout designs at different hierarchies for Analog, RF and Functional IP layouts Perform thorough verifications (DRC/ERC/LVS/LPE/other layout relevant checks) for the completed layout designs RequirementsDiploma/Bachelor Degree in Electrical and Electronic Engineering / Electronic Engineering majoring in Microelectronics
-
Senior / Staff Analog Layout Engineer
1 week ago
Singapore UNI CONNECT PTE LTD Full time**Responsibilities**: - Implement and integrate IC layout designs at different hierarchies for Analog, RF and Functional IP layouts. - Perform thorough verifications (DRC/ERC/LVS/LPE/other layout relevant checks) for the completed layout designs. **Requirements**: - Diploma/Bachelor Degree in Electrical and Electronic Engineering / Electronic Engineering...
-
Principal Layout Engineer
2 weeks ago
Singapore AAC TECHNOLOGIES PTE. LTD. Full timeRoles and Responsibilities - Responsible for planning out full chip floor plan and layout - Perform custom layout designs to meet schedules. **Requirements**: - Bachelor of Science in Electrical Engineering or equivalent and possess minimum 6 years’ custom layout design experience. - Highly proficient in modern EDA layout tools - Be able to work closely...
-
Senior Engineer
2 weeks ago
Singapore GlobalFoundries Full timeEngineer - Customer Layout / Testchip Implementation page is loaded## Engineer - Customer Layout / Testchip Implementationlocations: Singaporetime type: Full timeposted on: Posted Yesterdayjob requisition id: JR- **About GlobalFoundries**GlobalFoundries is a leading full-service semiconductor foundry providing a unique combination of design, development, and...
-
Senior Engineer
1 week ago
Singapore GlobalFoundries Full timeEngineer - Customer Layout / Testchip Implementation page is loaded## Engineer - Customer Layout / Testchip Implementationlocations: Singaporetime type: Full timeposted on: Posted Yesterdayjob requisition id: JR- **About GlobalFoundries**GlobalFoundries is a leading full-service semiconductor foundry providing a unique combination of design, development, and...